

# CCD30-11 Back Illuminated High Performance CCD Sensor

#### **FEATURES**

- 1024 by 256 Pixel Format
- 26 μm Square Pixels
- Image Area 26.6 x 6.7 mm
- Wide Dynamic Range
- Symmetrical Anti-static Gate Protection
- Back Illuminated Format for Enhanced Quantum Efficiency
- 3 Standard Anti-reflection Coatings
- Advanced Inverted Mode Operation (AIMO)
- Anti-blooming Readout Register
- Zero Light Emitting Output Amplifier

#### **APPLICATIONS**

- Spectroscopy
- Scientific Imaging
- TDI Operation



The back illuminated CCD30-11 is a high performance CCD sensor designed as an upgrade for the standard CCD30-11, for use in the scientific spectroscopy instrument market, where enhanced quantum efficiency is required. With an array of 1024 x 256 26  $\mu$ m square pixels it has an imaging area to suit most spectrometer outputs of 26.6 x 6.7 mm (1.05 x 0.26 inch).

The standard back illuminated CCD30-11 is available with antireflection (AR) coatings optimised for broadband and infrared operation; an uncoated option is also available. For use in ultraviolet systems, an option made with a QE enhanced process and an ultraviolet coating is also available.

The readout register is organised along the long (1024 pixel) edge of the sensor and contains an anti-blooming drain to allow high speed binning operations of low level signals which may be adjacent to much stronger signals. The novel output amplifier design has no light emission.

Standard three-phase clocking and buried channel charge transfer are employed and Advanced Inverted Mode Operation (AIMO) or MPP is included as standard.

The back illuminated CCD30-11 is packaged in a 20-pin DIL ceramic package and is pin compatible (but not completely clock compatible) with the standard CCD30-11.

Designers are advised to consult e2v technologies should they be considering using CCD sensors in abnormal environments or if they require customised packaging.



#### TYPICAL PERFORMANCE

| Pixel readout frequency 20 - 5000 kH                    | Ιz |
|---------------------------------------------------------|----|
| Output amplifier sensitivity 1.5 $\mu V/e^{-}$          | _  |
| Peak signal 500 ke <sup>-</sup> /pixe                   | əl |
| Dynamic range 83 000:1                                  |    |
| Spectral range 200 - 1060 nr                            | n  |
| Readout noise (at 233 K, 20 kHz) 6 e <sup>-</sup> r.m.s | 3. |
| QE at 500 nm                                            | 6  |
| Peak output voltage 750 m'                              | V  |

#### **GENERAL DATA**

#### **Format**

| lmage area    |    |            |  |  |  | $26.6 \times 6.7$ | mm |
|---------------|----|------------|--|--|--|-------------------|----|
| Active pixels | (H | <b> </b> } |  |  |  | . 1024            |    |
|               | (V | )          |  |  |  | 255 (usable       | )  |
| Pixel size .  |    |            |  |  |  | 26 × 26           | μm |

#### **Package**

| Package size .    |  |  |  |     |     | 3  | 2.8 | 89 x | 2  | 0.07  | mm    |
|-------------------|--|--|--|-----|-----|----|-----|------|----|-------|-------|
| Number of pins .  |  |  |  |     |     |    |     |      |    |       | 20    |
| Inter-pin spacing |  |  |  |     |     |    |     |      |    | 2.54  | mm    |
| Inter-row spacing |  |  |  |     |     |    |     |      | 1  | 5.24  | mm    |
| Window material   |  |  |  | qua | rtz | or | re  | mo   | va | ble g | glass |

Whilst e2v technologies has taken care to ensure the accuracy of the information contained herein it accepts no responsibility for the consequences of any use thereof and also reserves the right to change the specification of goods without notice. e2v technologies accepts no liability beyond the set out in its standard conditions of sale in respect of infringement of third party patents arising from the use of tubes or other devices in accordance with information contained herein.

e2v technologies (uk) limited, Waterhouse Lane, Chelmsford, Essex CM1 2QU United Kingdom Holding Company: e2v technologies plc Telephone: +44 (0)1245 493493 Facsimile: +44 (0)1245 492492

Contact e2v by e-mail: enquiries@e2v.com or visit www.e2v.com for global sales and operations centres.

Template: DF764388A-12 123740

#### **PERFORMANCE**

|                                                                    | Min  | Typical            | Max  |                           |
|--------------------------------------------------------------------|------|--------------------|------|---------------------------|
| Peak charge storage (see note 1)                                   | 400k | 500k               | -    | e <sup>-</sup> /pixel     |
| Peak output voltage (unbinned)                                     | -    | 750                | -    | mV                        |
| Dark signal at 293 K (see note 2)                                  | -    | 1000               | 2000 | e <sup>-</sup> /pixel/s   |
| Charge transfer efficiency (see note 3): parallel serial           | -    | 99.9999<br>99.9993 | -    | %<br>%                    |
| Output amplifier sensitivity                                       | 1.3  | 1.8                | 2.3  | μV/e <sup>-</sup>         |
| Readout noise at 233 K (see note 4)                                | -    | 6                  | 8    | rms e <sup>-</sup> /pixel |
| Readout frequency (see note 5)                                     | -    | 20                 | 5000 | kHz                       |
| Dark signal non-uniformity at 293 K (std. deviation)               | -    | 250                | 500  | e <sup>-</sup> /pixel/s   |
| Binned column dark signal non-uniformity at 293 K (std. deviation) | -    | 30                 | 60   | e <sup>-</sup> /pixel/s   |
| Output node capacity relative to image section                     | -    | 2.0                | -    |                           |

# **Spectral Response**

| Wavelength (nm) | UV Coated |               | n Response (QE)<br>Broadband Coated | Uncoated      | Response<br>Non-uniformity (1ਰ) |   |
|-----------------|-----------|---------------|-------------------------------------|---------------|---------------------------------|---|
| 300             | 45        | not specified | not specified                       | not specified | -                               | % |
| 350             | 50        | 20            | 25                                  | 10            | 5                               | % |
| 400             | 55        | 30            | 55                                  | 25            | 3                               | % |
| 500             | 60        | 55            | 75                                  | 55            | 3                               | % |
| 650             | 60        | 80            | 75                                  | 50            | 3                               | % |
| 900             | 25        | 25            | 25                                  | 25            | 5                               | % |

#### **ELECTRICAL INTERFACE CHARACTERISTICS**

#### Electrode capacitances (measured at mid-clock level):

|                  | Min | Typical | Max |    |
|------------------|-----|---------|-----|----|
| I∅/I∅ interphase | -   | 2.0     | -   | nF |
| RØ/RØ interphase | -   | 70      | -   | pF |
| IØ/SS            | -   | 11      | -   | nF |
| RØ/SS            | -   | 185     | -   | pF |
| Output impedance | -   | 300     | -   | Ω  |

#### **NOTES**

- 1. Signal level at which resolution begins to degrade.
- 2. The typical average (background) dark signal at any temperature T (kelvin) between 230 and 300 K is given by:

$$Q_d/Q_{d0} = 1.14 \times 10^6 T^3 e^{-9080/T}$$

where  $Q_{d0}$  is the dark current at 293 K. Note that this is typical performance and some variation may be seen between devices. Below 230 K additional dark current components with a weaker temperature dependence may become significant.

- 3. CCD characterisation measurements made using charge generated by X-ray photons of known energy.
- 4. Measured using a dual-slope integrator technique (i.e. correlated double sampling) with a 10  $\mu s$  integration period
- 5. Readout above 5000 kHz can be achieved but performance to the parameters given cannot be guaranteed.

#### **BLEMISH SPECIFICATION**

**Traps** Pixels where charge is temporarily held.

Traps are counted if they have a capacity

greater than  $200 e^-$  at 233 K.

Slipped columns Are counted if they have an amplitude

greater than 200 e<sup>-</sup>.

**Black spots** Are counted when they have a responsiv-

ity of less than 80% of the local mean

signal.

rate 100 times the specified maximum dark signal generation rate at 293 K (measured between 233 and 273 K). The typical temperature dependence of white spot blemishes is different from that of the average dark signal and is given by:

 $Q_d/Q_{d0} = 122T^3e^{-6400/T}$ 

White column A column which contains at least 9 white

defects.

**Black column** A column which contains at least 9 black

defects.

| GRADE                               | 0  | 1  | 2   |
|-------------------------------------|----|----|-----|
| Column defects:<br>black or slipped | 0  | 2  | 6   |
| white                               | 0  | 0  | 0   |
| Black spots                         | 12 | 25 | 120 |
| Traps > 200 e-                      | 1  | 2  | 5   |
| White spots                         | 20 | 30 | 50  |

Minimum separation between

adjacent black columns . . . . . . . . . 50 pixels

**Note** The effect of temperature on defects is that traps will be observed less at higher temperatures but more may appear below 233 K. The amplitude of white spots and columns will decrease rapidly with temperature.

# TYPICAL OUTPUT CIRCUIT NOISE (Measured using clamp and sample)



# TYPICAL SPECTRAL RESPONSE (At -20 °C, no window)



# TYPICAL VARIATION OF DARK SIGNAL WITH SUBSTRATE VOLTAGE



# TYPICAL VARIATION OF DARK SIGNAL WITH TEMPERATURE



# **DEVICE SCHEMATIC**



#### CONNECTIONS, TYPICAL VOLTAGES AND ABSOLUTE MAXIMUM RATINGS

|     |     |                                         |     | E AMPLITU  | MAXIMUM RATINGS      |                                 |
|-----|-----|-----------------------------------------|-----|------------|----------------------|---------------------------------|
| PIN | REF | DESCRIPTION                             | Min | Typical    | Max                  | with respect to V <sub>SS</sub> |
| 1   |     | No connection                           |     | -          |                      | -                               |
| 2   | IØ3 | Image section, phase 3 (clock pulse)    | 8   | 12         | 15                   | ±20 V                           |
| 3   | 1Ø2 | Image section, phase 2 (clock pulse)    | 8   | 12         | 15                   | ±20 V                           |
| 4   | IØ1 | Image section, phase 1 (clock pulse)    | 8   | 12         | 15                   | ± 20 V                          |
| 5   | SS  | Substrate                               | 8   | 9.5        | 11                   | -                               |
| 6   | ØR  | Output reset pulse                      | 8   | 12         | 15                   | ±20 V                           |
| 7   | RØ3 | Readout register, phase 3 (clock pulse) | 8   | 11         | 15                   | <u>+</u> 20 V                   |
| 8   | RØ1 | Readout register, phase 1 (clock pulse) | 8   | 11         | 15                   | <u>+</u> 20 V                   |
| 9   | RØ2 | Readout register, phase 2 (clock pulse) | 8   | 11         | 15                   | ±20 V                           |
| 10  | -   | No connection                           |     | see note 7 |                      | -                               |
| 11  | -   | No connection                           |     | see note 7 | •                    | _                               |
| 12  | OG  | Output gate                             | 1   | 3          | 5                    | <u>+</u> 20 V                   |
| 13  | OS  | Output transistor source                |     | see note 8 |                      | -0.3  to  +25  V                |
| 14  | OD  | Output drain                            | 27  | 29         | 32                   | -0.3  to  +25  V                |
| 15  | RD  | Reset transistor drain                  | 15  | 17         | 19                   | -0.3  to  +25  V                |
| 16  | SS  | Substrate                               | 8   | 9.5        | 11                   | -                               |
| 17  | -   | No connection                           |     | -          |                      | -                               |
| 18  | DD  | Diode drain                             | 22  | 24         | 25                   | -0.3  to  +25  V                |
| 19  | SG  | Spare gates                             | 0   | 0          | V <sub>SS</sub> + 19 | ±20 V                           |
| 20  | -   | No connection                           |     | -          |                      | -                               |

If all voltages are set to the 'typical' values, operation at or close to specification should be obtained. Some adjustment within the minimum - maximum range specified may be required to optimise performance.

Voltage between pairs of pins: OS to OD  $\pm$  15 V.

Maximum current through any source or drain pin: 10 mA.

#### **OUTPUT CIRCUIT**



#### **NOTES**

- 6. Readout register clock pulse low levels + 1 V; other clock low levels 0  $\pm$  0.5 V.
- 7. There are no temperature sensing diodes in the back-thinned version of the CCD30-11.
- 8. Not critical; can be a 1 5 mA constant current source, or 5 10  $\text{k}\Omega$  resistor.
- 9. The amplifier has a DC restoration circuit, which is activated internally whenever IØ3 is pulsed high.

# FRAME READOUT TIMING DIAGRAM



# **DETAIL OF LINE TRANSFER**



# **DETAIL OF OUTPUT CLOCKING**



# **LINE OUTPUT FORMAT**

7130A



#### **CLOCK TIMING REQUIREMENTS**

| Symbol              | Description                             | Min             | Typical            | Max                |    |
|---------------------|-----------------------------------------|-----------------|--------------------|--------------------|----|
| T <sub>i</sub>      | Image clock period                      | 15              | 30                 | see note 10        | μs |
| t <sub>wi</sub>     | Image clock pulse width                 | 7               | 15                 | see note 10        | μs |
| t <sub>ri</sub>     | Image clock pulse rise time (10 to 90%) | 0.5             | 2                  | 0.5t <sub>oi</sub> | μs |
| t <sub>fi</sub>     | Image clock pulse fall time (10 to 90%) | t <sub>ri</sub> | 2                  | 0.5t <sub>oi</sub> | μs |
| t <sub>oi</sub>     | Image clock pulse overlap               | 3               | 5                  | 0.2T <sub>i</sub>  | μs |
| t <sub>li</sub>     | Image clock pulse, two phase low        | 3               | 5                  | 0.2T <sub>i</sub>  | μs |
| t <sub>dir</sub>    | Delay time, l∅ stop to R∅ start         | 3               | 5                  | see note 10        | μs |
| t <sub>dri</sub>    | Delay time, R∅ stop to l∅ start         | 1               | 2                  | see note 10        | μs |
| T <sub>r</sub>      | Output register clock cycle period      | 200             | see note 11        | see note 10        | ns |
| t <sub>rr</sub>     | Clock pulse rise time (10 to 90%)       | 50              | 0.1T <sub>r</sub>  | 0.3T <sub>r</sub>  | ns |
| t <sub>fr</sub>     | Clock pulse fall time (10 to 90%)       | t <sub>rr</sub> | 0.1T <sub>r</sub>  | 0.3T <sub>r</sub>  | ns |
| t <sub>or</sub>     | Clock pulse overlap                     | 20              | 0.5t <sub>rr</sub> | 0.1T <sub>r</sub>  | ns |
| t <sub>wx</sub>     | Reset pulse width                       | 30              | 0.1T <sub>r</sub>  | 0.2T <sub>r</sub>  | ns |
| $t_{rx}$ , $t_{fx}$ | Reset pulse rise and fall times         | 20              | 0.5t <sub>rr</sub> | 0.2T <sub>r</sub>  | ns |
| t <sub>dx</sub>     | Delay time, ∅R low to R∅3 low           | 30              | 0.5T <sub>r</sub>  | 0.8T <sub>r</sub>  | ns |

### **NOTES**

- 10. No maximum other than that necessary to achieve an acceptable dark signal at the longer readout times.
- 11. As set by the readout period.

# **OUTLINE**

# (All dimensions without limits are nominal)





# **Outline Note**

The device is normally supplied with a temporary glass window for protection purposes. It can also be supplied with a fixed, quartz or fibre-optic window where required.

| Ref | Millimetres        |
|-----|--------------------|
| A   | 32.89 ± 0.38       |
| В   | $20.07 \pm 0.25$   |
| С   | 6.7                |
| D   | $3.30 \pm 0.33$    |
| E   | 15.24 ± 0.25       |
| F   | + 0.051<br>- 0.025 |
| G   | 5.2                |
| Н   | $0.46 \pm 0.05$    |
| J   | $2.54 \pm 0.13$    |
| K   | 22.86 ± 0.13       |
| L   | $1.65 \pm 0.56$    |
| M   | 26.6               |

# **ORDERING INFORMATION**

Options include:

- Temporary Quartz Window
- Permanent Quartz Window
- Temporary Glass Window

For further information on the performance of these and other options, please contact e2v technologies.

#### HANDLING CCD SENSORS

CCD sensors, in common with most high performance MOS IC devices, are static sensitive. In certain cases a discharge of static electricity may destroy or irreversibly degrade the device. Accordingly, full antistatic handling precautions should be taken whenever using a CCD sensor or module. These include:-

- Working at a fully grounded workbench
- Operator wearing a grounded wrist strap
- All receiving socket pins to be positively grounded
- Unattended CCDs should not be left out of their conducting foam or socket.

Evidence of incorrect handling will invalidate the warranty. All devices are provided with internal protection circuits to the gate electrodes (pins 2, 3, 4, 6, 7, 8, 9, 12, 19) but not to the other pins.

#### **HIGH ENERGY RADIATION**

Device characteristics will change when subject to ionising radiation.

Users planning to operate CCDs in high radiation environments are advised to contact e2v technologies.

#### **TEMPERATURE LIMITS**

|                                                                  | Min | Typical | Max |   |  |  |  |  |
|------------------------------------------------------------------|-----|---------|-----|---|--|--|--|--|
| Storage                                                          | 73  | -       | 373 | K |  |  |  |  |
| Operating                                                        | 73  | 233     | 323 | K |  |  |  |  |
| Operation or storage in humid conditions may give rise to ice on |     |         |     |   |  |  |  |  |
| the sensor surface on cooling, causing irreversible damage.      |     |         |     |   |  |  |  |  |
| <b>Device heating/cooling</b> 5 K/min max                        |     |         |     |   |  |  |  |  |