

# CCD261-84 Scientific Sensor Back Illuminated, 2048 x 4096 Pixels, Non Inverted Mode Operation High-Rho Enhanced Red Sensitivity

## INTRODUCTION

This device is primarily a full-frame sensor with an image area of 2048 x 4104 pixels; dual connections are provided for the option of frame-transfer operation if desired. Back illumination technology, in combination with an extremely low noise amplifier, makes the device well suited to the most demanding applications, such as astronomy.

The new 'high-rho' technology is used to increase the thickness of the silicon to maximise the response at the infra-red end of the spectral range. The device operates in the same manner as other Teledyne e2v sensors, but with additional guard-drain and back-substrate bias voltages to fully deplete the silicon. Details are given at the end of this datasheet

The output amplifier is designed to give low noise at pixel rates as high as 1 MHz and the low output impedance and optional JFET buffer simplify the interface with external electronics.

The device is supplied in a package designed to facilitate the assembly of large close-butted mosaics used at cryogenic temperatures. The design of the package ensures that the device flatness is maintained at the working temperature.

The sensor is shipped in a protective container, but no permanent window is fitted.

Other variants and formats can be provided; please consult the factory.

## **Part References**

See last page of datasheet.



## **SUMMARY SPECIFICATION (Typical values)**

| Number of pixels               | 2048(H) x 4104(V)                               |
|--------------------------------|-------------------------------------------------|
| Pixel size                     | 15 µm square                                    |
| Image area                     | 30.7 mm x 61.6 mm                               |
| Outputs                        | 2                                               |
| Package size                   | 31.8 mm x 66.4 mm                               |
| Package format                 | Buttable Invar metal package with PGA connector |
| Focal plane height, above base | 14.0 mm                                         |
| Connectors                     | 40-pin PGA                                      |
| Flatness                       | 20 μm p-v                                       |
| Amplifier responsivity         | 7.5 μV/e <sup>-</sup>                           |
| Readout noise                  | 2.8 e⁻ at 50 kHz                                |
| Maximum data rate              | 1 MHz                                           |
| Image pixel charge storage     | 200,000 e <sup>-</sup>                          |
| Dark signal                    | 10 e <sup>-</sup> /pixel/hr (173K)              |

The performance parameters shown here are "typical" values. Specification limits are given on the following pages.

CR 126134

Whilst Teledyne e2v has taken care to ensure the accuracy of the information contained herein it accepts no responsibility for the consequences of any use thereof and also reserves the right to change the specification of goods without notice. Teledyne e2v accepts no liability beyond that set out in its standard conditions of sale in respect of infringement of third party patents arising from the use of tubes or other devices in accordance with information contained herein.

Teledyne e2v (UK) Limited, Waterhouse Lane, Chelmsford, Essex CM1 2QU United Kingdom. Teledyne e2v (UK) Ltd. is a Teledyne company. Telephone: +44 (0)1245 493493 Facsimile: +44 (0)1245 492492 Contact Teledyne e2v by e-mail: <a href="mailto:Enquiries@Teledyne-e2v.com">Enquiries@Teledyne-e2v.com</a> or visit <a href="https://www.teledyne-e2v.com">www.teledyne-e2v.com</a> for global sales and operations centres.

© Teledyne e2v (UK) Limited 2017 A1A-789573 Version 1, September2017

Template: DF764388A-5

### PERFORMANCE (at 173 K unless stated)

## **Electro-Optical Specification**

| Parameter                                            | Typical            | Grade 0 and 1      |        | Gra                | Grade 2 |                         | Notes |
|------------------------------------------------------|--------------------|--------------------|--------|--------------------|---------|-------------------------|-------|
|                                                      |                    | Min                | Max    | Min                | Max     |                         |       |
| Image peak charge storage (IFWC)                     | 200,000            | 150,000            | •      | 120,000            | -       | e <sup>-</sup> /pixel   |       |
| Register peak charge storage (RFWC)                  | 500,000            | -                  | -      | -                  | -       | e <sup>-</sup> /pixel   | 1     |
| Output node capacity                                 | 300,000            | -                  | -      | -                  | -       | e <sup>-</sup>          | 1     |
| Output amplifier responsivity                        | 7.5                | 6.5                | -      | 5                  | -       | μV/e <sup>-</sup>       | 2     |
| Read-out noise                                       | 2.8                | -                  | 4      | -                  | 6       | e <sup>-</sup> rms      | 3     |
| Read-out frequency                                   | 500                | -                  | -      | -                  | -       | kHz                     | 4     |
| Dark signal at 173K                                  | 10                 | -                  | 200    | -                  | 400     | e <sup>-</sup> /pixel/h | 5     |
| Charge transfer efficiency:<br>parallel<br>serial    | 99.9995<br>99.9998 | 99.9990<br>99.9990 | -      | 99.9990<br>99.9990 | -       | %<br>%                  | 6     |
| Amplifier non-linearity (over 10% - 90% of min IFWC) | 1                  | -1.5               | +1.5   | -3                 | +3      | %                       |       |
| Image area flatness                                  | 10                 | -                  | 20     | -                  | 30      | μm                      | 7     |
| Package/focal plane height                           | 14.000             | 13.990             | 14.010 | 13.985             | 14.015  | mm                      | 7     |

## **NOTES**

- 1. Predicted values from design; not measured.
- 2. Responsivity increases by approximately 5% as BSS changes from 0 V to -70 V.
- 3. Measured with correlated double sampling at 50 kHz pixel rate, in darkness and reverse clocking the register clocks to exclude dark signal shot noise.
- 4. All factory testing is performed at the typical 500 kHz readout frequency, with the exception of read noise which is measured at 50 kHz. The maximum frequency of the output depends on the external load capacitance to be driven but is expected to be > 1 MHz, though this is not verified by test. The register will transfer charge at higher frequencies, but performance cannot be guaranteed.
- 5. Dark signal is typically measured at 173 K. It is a strong function of temperature and the typical average (background) dark signal is taken as:

$$Q_D/Q_{DO} = 122T^3e^{-6400/T}$$
 Where  $Q_{DO}$  is the dark current at 293 K.

In some circumstances strong illumination may leave a low level of residual charge in the following image; this may be minimised by inverting parallel clocks prior to exposure; raise  $V_{FS}$  to +9 with all image clocks (temporarily) at low levels (0V)

- 6. Measured with a <sup>55</sup>Fe X-ray source. The CTE value is quoted for the complete clock cycle (i.e. not per phase).
- 7. Mechanical parameters are measured at room temperature.

Cosmetic quality and spectral response are specified on the following pages.

### **COSMETIC SPECIFICATIONS**

Maximum allowed defect levels are indicated below.

| Grade                               | 0    | 1    | 2    |
|-------------------------------------|------|------|------|
| Column defects:<br>(black or white) | 10   | 20   | 40   |
| White spots                         | 500  | 2000 | 4000 |
| Total spots (black and white)       | 1000 | 4000 | 8000 |
| Traps > 200e-                       | 20   | 40   | 80   |

There is some dependence on BSS; indications are that defect count increases for highest values of BSS. This is associated with device thickness; see note 8 below also. Specification levels apply at the typical BSS value quoted below. This level is sufficient to fully deplete the device for full resolution (at nominal device thickness). A higher value of BSS can increase resolution slightly but at the expense of risk of more severe white pixel defects.

**Grade 5** devices are also available as electrical samples. These are confirmed to have working outputs and will nominally provide an image. Not all parameters are guaranteed to be tested or provided and the image quality may be worse than that of a grade 2.

**Grade 6** devices are also available as mechanical samples. No electrical performance is provided and these should not be connected to electronics. The mechanical performance parameters will be measured but not guaranteed to be compliant to the maximum values above.

### **DEFINITIONS**

| White spots    | A defect is counted as a white spot if the dark generation rate is more than 300 e /pixel/min at 173 K                                                               |
|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Black spots    | A black spot defect is a pixel with a response less than 50% of the local mean signal.                                                                               |
| Column defects | A column is counted as a defect if it contains at least 100 white or dark single pixel defects.                                                                      |
| Traps          | A trap causes charge to be temporarily held in a pixel and these are counted as defects if the quantity of trapped charge is greater than 200 e <sup>-</sup> at 173K |

## **EXCLUSION ZONES**

The first 2 rows and last 2 rows are excluded from defect assessment. Also, due to the edge effects associated with the hi-rho technology, the first 10 and last 10 columns are also excluded from photo response defect and PRNU assessment. This edge effect exhibits as some "roll off " of sensitivity of the edges of the device.

### **TYPICAL OUTPUT AMPLIFIER NOISE**

The variation of typical read noise with operating frequency is shown below; the change with frequency is predicted by design.



### **SPECTRAL RESPONSE**

The figures below illustrate high-rho device response for two anti-reflection coatings. Alternate AR coatings can be provided to custom order; consult factory for details.



The table below gives minimum values of the spectral response for several variants

| Wavelength (nm) | 200 µm<br>Basic NIR<br>Minimum<br>QE (%) | 200 µm<br>Astro Multi-2<br>Minimum<br>QE (%) | Minimum<br>Grade 0,1 | PRNU (%)<br>Grade 2 |
|-----------------|------------------------------------------|----------------------------------------------|----------------------|---------------------|
| 400             | 25                                       | 70                                           | 3                    | 5                   |
| 500             | 50                                       | 75                                           | -                    | -                   |
| 650             | 75                                       | 80                                           | 3                    | 5                   |
| 900             | 80                                       | 80                                           | 5                    | 7                   |
| 1000            | 35                                       | 35                                           | -                    | -                   |

## **NOTE**

### 8. Effects of increased thicknesses

The CCD261-84 default thickness is is  $200 \, \mu m$ . This increased device thickness, compared to standard Teledyne e2v sensors, provides increased long-wavelength sensitivity as shown above. This comes at the penalty of increased detection of cosmic rays, which can limit long exposures. In order to attain best point spread function (or MTF), a back bias voltage (BSS) is required, as discussed later. If this value is too high then some increase in white defects may be seen, and so there can be a trade-off between this effect and that of optimum PSF.

### **ARCHITECTURE**



Device structure looking down onto the photo-sensitive surface

The mask set used for device fabrication can produce numerous variants and these have a common designation for the various features. Thus, in the case of this device, the upper half of the image area is section B and the lower half is section A. The left-hand output and register section is designated E and that on the right is designated F.

The image section drive pulses are designated IØ1, IØ2 and IØ3. Connections are made as follows:

TGA is clocked as IØ3.

The device is tested and specified in the full-frame mode, but it is also possible to operate in a frame-transfer mode with section B as the image section and section A as the store. Details can be provided on request.

The register drive pulses are designated RØ1, RØ2 and RØ3. Connections are made as follows.

|                                     | RØ1 | RØ2 | RØ3 |
|-------------------------------------|-----|-----|-----|
| E section transfer towards E output | E2  | E1  | EF3 |
| F section transfer towards F output | F2  | F1  | EF3 |
| E section transfer towards F output | E1  | E2  | EF3 |
| F section transfer towards E output | F1  | F2  | EF3 |

The summing wells are clocked as RØ3, or held at high level for a number of clock cycles to sum charge.

## **OUTPUT CIRCUIT (applies to OSE and OSF)**



Note. TGA is a device internal connection

The output impedance is typically 400  $\Omega$ . This is not confirmed during factory testing.

If an output is to be powered down, it is recommended that either (a) OD be set to SS voltage, taking care that the maximum ratings are never exceeded or (b) that OD be disconnected. If external loads return to a voltage below SS they should also be disconnected.

Each output has a U309 JFET included within the package for optional buffer use. Both the JFET gate and an internal 10  $k\Omega$  load resistor are connected to OS, as shown below. If the output is taken directly from OS with the external load as shown above, then the JFET "floats" and has no function. If the JFET is to be used as a buffer, there is no external load connected to OS but the other ends of the internal loads RL (pins A3/A6) are connected to 0 V. The JFET output connections OP (pins B3/B6) each require a constant current load of typically 5 mA, also connected to 0 V. The JFET drains JD (pins C3/C6) are biased positively as specified.



The output impedance is now 100  $\Omega$  and the within-package dissipation is typically 50 mW per amplifier.

Please note that the JFET function is not production tested in the factory.

## **ELECTRICAL INTERFACE**

The table below give the pin connections and functions

| Pin             | Name | Function          |
|-----------------|------|-------------------|
| A1, A8, F2 & F7 | FSS  | Front-substrate   |
| C1 & C8         | BSS  | Back substrate    |
| B2 & B7         | GD   | Guard drain       |
| E8              | B1   | Image phase       |
| D8              | B2   | Image phase       |
| F8              | B3   | Image phase       |
| D1              | A2   | Image phase       |
| E1              | A1   | Image phase       |
| F1              | A3   | Image phase       |
| F3              | TGA  | Transfer gate     |
| D3              | SWE  | Summing well (E)  |
| D2              | OGE  | Output gate (E)   |
| E3              | ØRE  | Reset clock (E)   |
| C2              | RDE  | Reset drain (E)   |
| A2              | OSE  | Output source (E) |
| B1              | ODE  | Output drain (E)  |
| C3              | JDE  | JFET drain (E)    |
| B3              | OPE  | JFET output (E)   |
| A3              | RLE  | JFET load (E)     |
| D4              | E1   | Serial clock      |
| E4              | E2   | Serial clock      |
| F6              | EF3  | Serial clock      |
| E5              | F2   | Serial clock      |
| D5              | F1   | Serial clock      |
| D6              | SWF  | Summing well (F)  |
| D7              | OGF  | Output gate (F)   |
| C7              | RDF  | Reset drain (F)   |
| E6              | ØRF  | Reset clock (F)   |
| B8              | ODF  | Output drain (F)  |
| A7              | OSF  | Output source (F) |
| C6              | JDF  | JFET drain (F)    |
| B6              | OPF  | JFET output (F)   |
| A6              | RLF  | JFET load (F)     |
| E2, E7          | -    | Not used          |

# PIN CONNECTIONS (View facing underside of package)



### **OPERATING VOLTAGES**

### General

The device operates with all primary voltages in the range 0 to +32 V, as for other standard Teledyne e2v CCDs. The front substrate FSS is held at 0 V, an additional positive bias voltage is required on the guard drain GD, and a negative bias voltage is required on the back substrate BSS to fully-deplete the silicon. The front substrate is the primary reference level for most functions.

Note that, unlike most other Teledyne e2v CCDs, the gate connections are NOT provided with anti-static protection devices. Extreme care should therefore be exercised in handling; details are given later.

## **Specified Values**

|                                    |       |         | Clock or DC Level (V) |         | Maximum<br>Detings with |                            |
|------------------------------------|-------|---------|-----------------------|---------|-------------------------|----------------------------|
| Description                        | Notes | Name    | Min                   | Typical | Max                     | Ratings with respect to FS |
| Front substrate voltage            | 9     | FSS     | 0                     | 0       | 11                      | N/A                        |
| Back substrate voltage             | 10    | BSS     | -100                  | -60     | 0                       | -100                       |
| Guard drain voltage                | 11    | GD      | 18                    | 20      | 30                      | -0.3 to +35                |
| Image sections: clock high level   |       | IØA/B-H | 8                     | 12      | 14                      | ±20                        |
| Image sections: clock low level    |       | IØA/B-L | -0.5                  | 0       | +0.5                    | ±20                        |
| Transfer gate: clock high level    |       | TGA-H   | 8                     | 12      | 14                      | ±20                        |
| Transfer gate: clock low level     |       | TGA-L   | -0.5                  | 0       | +0.5                    | ±20                        |
| Register sections: clock high      |       | RØE/F-H | 8                     | 12      | 14                      | ±20                        |
| Register sections: clock low level |       | RØE/F-L | -0.5                  | 1       | +1.5                    | ±20                        |
| Output gate                        |       | OGE/F   | 0.5                   | 3       | 4                       | ±20                        |
| Summing well: clock high level     |       | SWE/F-H | 8                     | 12      | 14                      | ±20                        |
| Summing well: clock low level      |       | SWE/F-L | -0.5                  | 1       | +1.5                    | ±20                        |
| Reset clock high level             |       | ØRE/F-H | 8                     | 12      | 14                      | ±20                        |
| Reset clock low level              |       | ØRE/F-L | -0.5                  | 0       | +0.5                    | ±20                        |
| Reset drain voltage                |       | RDE/F   | 15                    | 17      | 20                      | -0.3 to +35                |
| Output drain voltage               |       | ODE/F   | 27                    | 29      | 32                      | -0.3 to +35                |
| Output source voltage              | 12    | OSE/F   |                       |         |                         | -0.3 to +35                |
|                                    |       |         |                       |         |                         |                            |
| JFET drain                         |       | JDE/F   |                       | OD + 2  |                         | -                          |
| JFET source                        |       | OPE/F   |                       |         |                         | -                          |
| Source load for JFET input         | 13    | RLE/F   |                       | 0       |                         | -                          |

# **NOTES**

- Reference level for all voltages. FSS should not be tied to ground, but be a bias supply with a voltage range over min to max possible. Short duration substrate inversion is also recommended for improved device performance, see note 16.
- 10. Ensure BSS it is equal to FSS at power-up; see power-up/down in next section. See cosmetic specification and note 8 also. A specific recommended value will be provided on the test sheet to be delivered with science-grade devices.
- 11. GD default value is 20 V, increased GD increases the edge roll off effect but may be required in some cases.
- 12. See details of output circuit. Do not connect to voltage supply but use a  $\sim$ 5 mA current source or a  $\sim$ 5 k $\Omega$  external load. The quiescent voltage on OS is typically 5 V more positive than that on RD. The current through these pins must not exceed 20 mA. Permanent damage may result if, in operation, OS experiences short circuit conditions.

For highest speed operation, the output load resistor can be reduced from 5 k $\Omega$  to approximately 2.2 k $\Omega$ , but note that this will increase power consumption. If the device is to be operated with a register clock period of below about 1 MHz then the load may be increased to 10 k $\Omega$  to reduce power consumption.

13. Connect to 0 V only if the JFET is in use.

### **ELECTRICAL INTERFACE CHARACTERISTICS**

# Electrode capacitances (defined at mid-clock level)

| Connection              | Typical |
|-------------------------|---------|
| A-A and B-B inter-phase | 22 nF   |
| A-SS & B-SS             | 10 nF   |
| TGA                     | 35 pF   |
| E1 & F1 total load      | 65 pF   |
| E2 & F2 total load      | 65 pF   |
| EF3 total load          | 100 pF  |
| ØR-SS                   | 20 pF   |

### Electrode series resistance

| Section         | Typical |
|-----------------|---------|
| Α               | 30 Ω    |
| В               | 50 Ω    |
| E1, E2, F1 & F2 | 10 Ω    |
| EF3             | 6 Ω     |

The total capacitance on each phase is the sum of the inter-phase capacitance to each of the adjacent phases and the capacitance of the phase to substrate.

### **POWER UP/POWER DOWN**

When powering the device up or down it is critical that any specified maximum rating is not exceeded. This includes ensuring that reverse bias voltages cannot be momentarily applied.

The CCD has 2 substrates. The front substrate FSS for the output circuit is set to 0 V. The back substrate BSS is applied to the back surface of the CCD. To get full depletion a large negative potential is applied. A guard drain is designed to isolate front and back substrates.

If there is a current flowing between FSS and BSS when switching on the guard drain, the insulation below the guard ring might not form properly. It is therefore advised to first set both FSS and BSS to 0V, then switch on the guard drain and all other biases and clocks in the conventional order, before applying any negative bias to BSS. The recommended power up order of all biases and clocks is listed in the table below.

| BIAS/CLOCK          | LABEL | POWER UP<br>ORDER | Comment                 |
|---------------------|-------|-------------------|-------------------------|
| Front Substrate     | FSS   | 1                 | Reference voltage 0 V   |
| Back Substrate      | BSS   | 1                 | Set to 0V at this stage |
| Guard Drain         | GD    | 2                 |                         |
| Reset Drain         | RD    | 2                 |                         |
| Output Drain        | OD    | 2                 |                         |
| Output Gate         | OG    | 3                 |                         |
| Image Clock High    | IØH   | 4                 |                         |
| Image Clock Low     | IØL   | 4                 |                         |
| Register Clock High | RØH   | 4                 |                         |
| Register Clock Low  | RØL   | 4                 |                         |
| Reset Gate High     | ØRH   | 4                 |                         |
| Reset Gate Low      | ØRL   | 4                 |                         |
| Back Substrate      | BSS   | 5                 | Set to desired voltage  |

It is also important to ensure that excess currents do not flow in the OS pins. Such currents could arise from rapid charging of a signal coupling capacitor or from an incorrectly biased DC-coupled preamplifier.

### **POWER CONSUMPTION**

The power dissipated within the CCD is a combination of the static dissipation of the amplifiers and the dynamic dissipation from the parallel and serial clocking (i.e. driving the capacitive loads).

The table below gives representative theoretical values calculated for the components of the on-chip power dissipation for the case of a full-frame device with continuous line-by-line read-out using one amplifier (but with both on-chip amplifiers powered-up). The frequency is that for clocking the serial register. There will be additional dissipation if the JFET amplifiers are used.

| Readout   |           | Power dissipation |                          |        |       |  |
|-----------|-----------|-------------------|--------------------------|--------|-------|--|
| frequency | Line time | Amplifiers        | Amplifiers Serial clocks |        | Total |  |
| 20 kHz    | 100 ms    | 60 mW             | < 1 mW                   | < 1 mW | 61 mW |  |
| 100 kHz   | 20 ms     | 60 mW             | 2 mW                     | 1 mW   | 63 mW |  |
| 1 MHz     | 2 ms      | 60 mW             | 23 mW                    | 13 mW  | 96 mW |  |

The dissipation reduces to only that of the amplifiers during the time that charge is being collected in the image sections with both the parallel and serial clocks static. Power dissipation is not factory tested.

# FRAME READOUT TIMING DIAGRAM

Integrate with 2-phase high for increased depletion



## **DETAIL OF LINE TRANSFER**

TG to be clocked as IØ3



# **DETAIL OF PINNING PHASE (see note 16)**



## **DETAIL OF OUTPUT CLOCKING**



Alternative clocking with RØ3 clocked with SW is also acceptable if independent connection to SW is not available or binning on to SW is not required.

## LINE OUTPUT FORMAT



### **CLOCK TIMING REQUIREMENTS**

| Symbol           | Description                                                             | Minimum | Typical | Maximum | Units |
|------------------|-------------------------------------------------------------------------|---------|---------|---------|-------|
| T <sub>i</sub>   | Line transfer time [note 14]                                            | 20      | 140     | -       | μS    |
| t <sub>oi</sub>  | Image clock pulse overlap                                               | 10      | 20      | -       | μS    |
| t <sub>ri</sub>  | Image clock pulse rise time (10 to 90%)                                 | 1       | 1.5     | -       | μS    |
| t <sub>fi</sub>  | Image clock pulse fall time (10 to 90%)                                 | 1       | 1.5     | -       | μS    |
| t <sub>dir</sub> | Delay time, IØ stop to RØ start                                         | 10      | 20      | -       | μS    |
| t <sub>dri</sub> | Delay time, RØ stop to IØ start                                         | 10      | 20      | -       | μS    |
| t <sub>pp</sub>  | Front substrate high duration during pinning phase                      | 150     | 150     | -       | ms    |
| t <sub>dp</sub>  | Delay time, last image flush clock transition to front substrate rising | 650     | 650     | -       | μs    |
| T <sub>r</sub>   | Output register clock cycle period                                      | 1       | 2       | -       | μS    |
| t <sub>rr</sub>  | Register pulse rise time (10 to 90%)                                    | 3       | 90      | -       | ns    |
| t <sub>fr</sub>  | Register pulse fall time (10 to 90%)                                    | 3       | 90      | -       | ns    |
| t <sub>or</sub>  | Register pulse overlap (of 50% cross over)                              | 0       | 130     | -       | ns    |
| t <sub>wx</sub>  | Reset pulse width                                                       | -       | 170     | -       | ns    |
| t <sub>rx</sub>  | Reset pulse rise and fall times                                         | -       | 85      | -       | ns    |

### **NOTE**

- 14.  $T_i = t_{dri} + 5_x t_{oi} + t_{dir.}$
- 15. Typical timings quoted are for operation as per factory testing. Minimum values are design limits but have not been verified by test (blank entries have no calculated design limit). There are no maximum design limits, instead the values will be limited only by the required readout rate.
- 16. The design of the CCD261-84 requires changes to be made to the standard mode of operation. This is because holes are not efficiently removed from the device with standard clocking and it is possible that the structure can be left with holes partially filling the isolation regions giving a photo-response non uniformity along each column. Visually this appears as a "tear" in the image. This effect is most visible with flat field images and is independent of image intensity. To remove this effect the front substrate should be pulsed high by +10 V with respect to image clock low for a short period prior to integration. This substrate high pinning phase is implemented by Teledyne e2v during acceptance testing. Alternatively, the image clocks can be reduced -10V below substrate if independent control of substrate voltage is not available.

### **PACKAGE DETAIL**





### **NOTE**

The device is supplied with shim studs to hold it onto the mounting plate; these are fitted to three of the four holes. The default unless specified is the third stud in the offset position.

## HANDLING CCD SENSORS

CCD sensors, in common with most high performance MOS IC devices, are static sensitive. In certain cases, a discharge of static electricity may destroy or irreversibly degrade the device. Unlike most Teledyne e2v devices, the CCD261 is NOT provided with anti-static protection devices on the gate connections. Accordingly, full anti-static handling precautions should be taken whenever using a CCD sensor or module. These include:

- Working at a fully grounded workbench
- Operator wearing a grounded wrist strap
- All receiving sockets to be positively grounded

Evidence of incorrect handling will invalidate the warranty.

The devices are assembled in a clean room environment and Teledyne e2v recommend that similar precautions are taken by the user to avoid contaminating the active surface.

The compact buttable package allows a good fill factor in close-butted mosaics, but requires careful handling to avoid device damage. Consult factory for advice if required.

### HIGH ENERGY RADIATION

Performance parameters will begin to change if the device is subject to ionising radiation. Characterisation data is held at Teledyne e2v with whom it is recommended that contact be made if devices are to be operated in any high radiation environment.

## **TEMPERATURE RANGE**

Operating temperature range 153 - 323 K Non-operating temperature range 143 - 373 K

Full performance is only guaranteed at the nominal operating temperature of 173 K.

Operation or storage in humid conditions may give rise to ice on the surface when the sensor taken to low ambient temperatures, thereby causing irreversible damage.

Maximum rate of heating or cooling: 5 K/min.

### MATING CONNECTOR

A custom ZIF connector is available for use with this sensor. The ZIF socket fits within the footprint of the package to optimise close-packing of mosaic assemblies. Contact Teledyne e2v for details.

### **Hi-Rho Device Technology**

Extending the long wavelength response of back-face devices requires the use of thicker silicon, but this must be fully depleted to avoid loss of spatial resolution through sideways diffusion of charge. The depth of depletion is proportional to square root of the operating voltages and the silicon resistivity, but there is a practical limit to both and possibilities for maintaining full-depletion with increasing thickness are therefore limited. The new Hi-Rho technology is a way of overcoming this limitation.

In standard devices the bulk of the silicon substrate is all at the same bias voltage  $V_{SS}$ . It is possible to take  $V_{SS}$  to negative voltages to increase depletion, but the limit is generally set by the onset of avalanche breakdown in the p-n junctions of the output circuit components.

The Hi-Rho technology allows the use of a larger negative substrate bias on the back of the silicon  $V_{BS}$  to increase the depth of depletion under the electrodes, whilst still maintaining a bias on the front-surface of the silicon  $V_{FS}$  at a voltage level normally used for  $V_{SS}$  such that the output circuits function normally. However, for this to be possible, current flow between the front and back bias connections must be avoided. This is achieved using an additional "guard diode" at bias  $V_{GD}$ , as shown below.



With correct bias conditions the depletion regions from the CCD channel and the guard diode merge to block the conductive path, rather like the operation of a JFET, as shown above. If incorrect, then there is a direct resistive path between the front and back contacts and excessive currents can flow, as shown below.

It is therefore important to use the specified bias levels and the switch-on and switch-off sequences.



### **Part References**

CCD261-84-g-xxx g = cosmetic grade

xxx= specific variant type (e.g. thickness and AR coating)

CCD261-84-g-E65 \ obsolete now Basic NIR response

CCD261-84-g-E77 \ obsolete now Astro multi-2 response

CCD261-84-g-G17 Basic NIR (200 µm)

CCD261-84-g-G18 Astro multi-2 (200 µm)